74F181

#### **FEATURES**

- Provides 16 arithmetic operation: add, subtract, compare, and double; plus 12 other arithmetic operations
- Provides all 16 logic operations of two variables: Exclusive-OR, Compare, AND, NAND, NOR, OR, plus 10 other logic operations
- Full look-ahead carry for high speed arithmetic operation on long words
- 40% faster than 'S181 with only 30% 'S181 power consumption
- Available in 300mil-wide Slim 24-pin Dual In-Line package

#### **DESCRIPTION**

The 74F181 is a 4-bit high-speed parallel Arithmetic Logic Unit (ALU). Controlled by the four Function Select inputs (S0–S3) and the Mode Control input (M), it can perform all the 16 possible logic operations or 16 different arithmetic operations on active-High or active-Low operands. The Function Table lists these operations.

#### **PIN CONFIGURATION**



| TYPE   | TYPICAL PROPAGATION DELAY | TYPICAL<br>SUPPLY CURRENT<br>(TOTAL) |
|--------|---------------------------|--------------------------------------|
| 74F181 | 7.0ns                     | 43mA                                 |

#### **ORDERING INFORMATION**

| DESCRIPTION                       | COMMERCIAL RANGE $V_{CC}$ = 5V $\pm 10\%$ , $T_{amb}$ = 0°C to $\pm 70$ °C |
|-----------------------------------|----------------------------------------------------------------------------|
| 24-Pin Plastic Slim DIP (300 mil) | N74F181N                                                                   |
| 24-Pin Plastic SOL                | N74F181D                                                                   |

#### INPUT AND OUTPUT LOADING AND FAN-OUT TABLE

| PINS                   | DESCRIPTION            | 74F (U.L.) HIGH/LOW | LOAD VALUE HIGH/LOW |
|------------------------|------------------------|---------------------|---------------------|
| Ā0−Ā3                  | A operand inputs       | 1.0/3.0             | 20μA/1.8mA          |
| B0-B3                  | B operand inputs       | 1.0/3.0             | 20μA/1.8mA          |
| М                      | Mode control input     | 1.0/1.0             | 20μA/0.6mA          |
| S0-S3                  | Function select input  | 1.0/4.0             | 20μA/2.4mA          |
| Cn                     | Carry input            | 1.0/5.0             | 20μA/3.0mA          |
| C <sub>n+4</sub>       | Carry output           | 50/33               | 1.0mA/20mA          |
| P                      | Carry Propagate output | 50/33               | 1.0mA/20mA          |
| G                      | Carry Generate output  | 50/33               | 1.0mA/20mA          |
| A=B                    | Compare output         | OC/33               | OC/20mA             |
| <u></u> F0− <u>F</u> 3 | Outputs                | 50/33               | 1.0mA/20mA          |

**NOTE:** One (1.0) FAST unit load is defined as: 20μA in the High state and 0.6mA in the Low state.

OC = Open Collector

March 3, 1989 1 853–0351 95947

74F181

#### **LOGIC SYMBOL**



#### **IEC/IEEE SYMBOL**



74F181

### **LOGIC DIAGRAM**



74F181

When the Mode Control input (M) is High, all internal carries are inhibited and the device performs logic operations on the individual bits as listed. When the Mode control input is Low, the carries are enabled and the device performs arithmetic operations on the two 4-bit words. The device incorporates full internal carry look-ahead and provides for either ripple carry between device using the C<sub>n+4</sub> output, or for carry look-ahead between packages using the signals  $\overline{P}$  (Carry Propagate) and  $\overline{G}$  (Carry Generate).  $\overline{P}$  and  $\overline{G}$  are not affected by carry in. When speed requirements are not stringent, it can be used in a simple ripple carry mode by connecting the Carry output  $(C_{n+4})$  signal to the Carry input (Cn) of the next unit. For high-speed operation, the device is used in conjunction with the 74F182 carry look-ahead circuit. One carry look-ahead package is required for each group of four 74F181 devices. Carry look-ahead can be provided at various levels and offers high speed capability over extremely long word lengths.

The A=B output from the device goes High when all four F outputs are High and can be used to indicate logic equivalence over 4-bits

when the unit is in the subtract mode. The A=B output is open-collector and can be wired-AND with other A=B outputs to give a comparison for more than 4 bits. The A=B signal can also be used with the C<sub>n+4</sub> signal to indicate A>B and A<B. The Function Table lists the arithmetic operations that are performed without a carry in. An incoming carry adds a one to each operation. Thus select code LHHL generates A minus B minus 1 (two's complement notation) without a carry in and generates A minus B when a carry is applied. Because subtraction is actually performed by complementary addition (one's complement), a carry out means borrow; thus, a carry is generated when there is no underflow and no carry is generated when there is underflow. As indicated, this device can be used with either active-Low inputs producing active-Low outputs or with active-High inputs producing active-High outputs. For either case, the table lists the operations that are performed to the operands labeled inside the logic symbol.

#### **MODE-SELECT FUNCTION TABLE**

| МО | DE SELE | CT INPU | TS | ACTIVE HIG      | H INPUTS & OUTPUTS        | ACTIVE LO       | W INPUTS & OUTPUTS        |
|----|---------|---------|----|-----------------|---------------------------|-----------------|---------------------------|
| S3 | S2      | S1      | S0 | Logic (M=H)     | Arithmetic** (M=L) (Cn=H) | Logic (M=H)     | Arithmetic** (M=L) (Cn=L) |
| L  | L       | L       | L  | Ā               | А                         | Ā               | A minus 1                 |
| L  | L       | L       | Н  | A+B             | A+B                       | ĀB              | AB minus 1                |
| L  | L       | Н       | L  | ĀB              | A+B                       | <del>A</del> +B | AB minus 1                |
| L  | L       | Н       | Н  | Logical 0       | minus 1                   | Logical 1       | minus 1                   |
| L  | Н       | L       | L  | ĀB              | A plus AB                 | Ā+B             | A plus (A+B)              |
| L  | Н       | L       | Н  | B               | (A+B) plus AB             | B               | AB plus (A+B)             |
| L  | Н       | Н       | L  | A⊕B             | A minus B minus 1         | Ā⊕B             | A minus B minus 1         |
| L  | Н       | Н       | Н  | AB              | AB minus 1                | A+ <del>B</del> | A+ <del>B</del>           |
| Н  | L       | L       | L  | Ā+B             | A plus AB                 | ĀB              | A plus (A+B)              |
| Н  | L       | L       | Н  | Ā⊕B             | A plus B                  | A⊕B             | A plus B                  |
| Н  | L       | Н       | L  | В               | (A+B̄) plus AB            | В               | AB plus (A+B)             |
| Н  | L       | Н       | Н  | AB              | AB minus 1                | A+B             | A+B                       |
| Н  | Н       | L       | L  | Logical 1       | A plus A*                 | Logical 0       | A plus A*                 |
| Н  | Н       | L       | Н  | A+ <del>B</del> | (A+B) plus A              | AB              | AB plus A                 |
| Н  | Н       | Н       | L  | A+B             | (A+B̄) plus A             | AB              | AB plus A                 |
| Н  | Н       | Н       | Н  | Α               | A minus 1                 | А               | A                         |

High voltage level

Low voltage level

Each bit is shifted to the next more significant position.

Arithmetic operations expressed in two's complement notation.

74F181

Table 1. Sum Mode Test

Function Inputs: S0 = S3 = 4.5V, S1 = S2 = M = 0V

| PARAMETER                           | INPUT              | OTHER INPU           | T, SAME BIT        | OTHER DA                                    | TA INPUTS                   | ОИТРИТ                               |  |
|-------------------------------------|--------------------|----------------------|--------------------|---------------------------------------------|-----------------------------|--------------------------------------|--|
| PARAMETER                           | UNDER TEST         | Apply 4.5V Apply GND |                    | Apply 4.5V                                  | Apply GND                   | UNDER TEST                           |  |
| t <sub>PLH</sub> , t <sub>PHL</sub> | $\overline{A}_{i}$ | <sub>Bi</sub>        | None               | Remaining $\overline{A}$ and $\overline{B}$ | Cn                          | F <sub>i</sub>                       |  |
| t <sub>PLH</sub> , t <sub>PHL</sub> | $\overline{B}_{i}$ | $\overline{A}_{i}$   | None               | Remaining $\overline{A}$ and $\overline{B}$ | Cn                          | $\overline{F}_{i}$                   |  |
| t <sub>PLH</sub> , t <sub>PHL</sub> | $\overline{A}_{i}$ | $\overline{B}_{i}$   | None               | None                                        | Remaining A, B, Cn          | P                                    |  |
| t <sub>PLH</sub> , t <sub>PHL</sub> | $\overline{B}_{i}$ | $\overline{A}_{i}$   | None               | None                                        | Remaining A, B, Cn          | P                                    |  |
| t <sub>PLH</sub> , t <sub>PHL</sub> | $\overline{A}_{i}$ | None                 | $\overline{B}_{i}$ | Remaining B                                 | Remaining A, Cn             | G                                    |  |
| t <sub>PLH</sub> , t <sub>PHL</sub> | $\overline{B}_{i}$ | None                 | $\overline{A}_{i}$ | Remaining B                                 | Remaining A, Cn             | G                                    |  |
| t <sub>PLH</sub> , t <sub>PHL</sub> | $\overline{A}_{i}$ | None                 | $\overline{B}_{i}$ | Remaining B                                 | Remaining A, Cn             | C <sub>n+4</sub>                     |  |
| t <sub>PLH</sub> , t <sub>PHL</sub> | $\overline{B}_{i}$ | None                 | $\overline{A}_{i}$ | Remaining B                                 | Remaining B Remaining A, Cn |                                      |  |
| t <sub>PLH</sub> , t <sub>PHL</sub> | Cn                 | None                 | None               | All $\overline{A}$                          | All B                       | Any <del>F</del> or C <sub>n+4</sub> |  |

Table 2. Diff Mode Test

Function Inputs: S1 = S2 = 4.5V, S0 = S3 = M = 0V

| PARAMETER                           | INPUT              | OTHER INPU         | IT, SAME BIT       | OTHER DA                              | TA INPUTS          | OUTPUT                               |  |
|-------------------------------------|--------------------|--------------------|--------------------|---------------------------------------|--------------------|--------------------------------------|--|
| PARAMETER                           | UNDER TEST         | Apply 4.5V         | Apply GND          | Apply 4.5V                            | Apply GND          | UNDER TEST                           |  |
| t <sub>PLH</sub> , t <sub>PHL</sub> | Āi                 | None               | B <sub>i</sub>     | Remaining A                           | Remaining B, Cn    | Fi                                   |  |
| t <sub>PLH</sub> , t <sub>PHL</sub> | $\overline{B}_{i}$ | $\overline{A}_{i}$ | None               | Remaining A                           | Remaining B, Cn    | <del>F</del> i                       |  |
| t <sub>PLH</sub> , t <sub>PHL</sub> | $\overline{A}_{i}$ | None               | $\overline{B}_{i}$ | None                                  | Remaining A, B, Cn | P                                    |  |
| t <sub>PLH</sub> , t <sub>PHL</sub> | $\overline{B}_{i}$ | $\overline{A}_{i}$ | None               | None                                  | Remaining A, B, Cn | P                                    |  |
| t <sub>PLH</sub> , t <sub>PHL</sub> | $\overline{A}_{i}$ | $\overline{B}_{i}$ | None               | None                                  | Remaining A, B, Cn | G                                    |  |
| t <sub>PLH</sub> , t <sub>PHL</sub> | $\overline{B}_{i}$ | None               | $\overline{A}_i$   | None                                  | Remaining A, B, Cn | G                                    |  |
| t <sub>PLH</sub> , t <sub>PHL</sub> | $\overline{A}_{i}$ | None               | <sub>Bi</sub>      | Remaining A                           | Remaining B, Cn    | A=B                                  |  |
| t <sub>PLH</sub> , t <sub>PHL</sub> | $\overline{B}_{i}$ | $\overline{A}_{i}$ | None               | Remaining A                           | Remaining B, Cn    | A=B                                  |  |
| t <sub>PLH</sub> , t <sub>PHL</sub> | $\overline{A}_{i}$ | $\overline{B}_{i}$ | None               | None                                  | Remaining A, B, Cn | C <sub>n+4</sub>                     |  |
| t <sub>PLH</sub> , t <sub>PHL</sub> | <u>B</u> i         | None               | $\overline{A}_{i}$ | None                                  | Remaining A, B, Cn | C <sub>n+4</sub>                     |  |
| t <sub>PLH</sub> , t <sub>PHL</sub> | Cn                 | None               | None               | All $\overline{A}$ and $\overline{B}$ | None               | Any <del>F</del> or C <sub>n+4</sub> |  |

#### **Table 3. Logic Mode Test**

Function Inputs: S1 = S2 = 4.5V, S0 = S3 = 0V

| PARAMETER                           | INPUT              | OTHER INPU         | T, SAME BIT | OTHER DA   | OUTPUT                                         |                    |
|-------------------------------------|--------------------|--------------------|-------------|------------|------------------------------------------------|--------------------|
| PARAMETER                           | UNDER TEST         | Apply 4.5V         | Apply GND   | Apply 4.5V | Apply GND                                      | UNDER TEST         |
| t <sub>PLH</sub> , t <sub>PHL</sub> | Ā                  | B̄ <sub>i</sub>    | None        | None       | Remaining A, B, Cn                             | F <sub>i</sub>     |
| t <sub>PLH</sub> , t <sub>PHL</sub> | $\overline{B}_{i}$ | $\overline{A}_{i}$ | None        | None       | Remaining $\overline{A}$ , $\overline{B}$ , Cn | $\overline{F}_{i}$ |

#### **ABSOLUTE MAXIMUM RATINGS**

(Operation beyond the limits set forth in this table may impair the useful life of the device. Unless otherwise noted these limits are over the operating free-air temperature range.)

| SYMBOL           | PARAMETER                                      | RATING                  | UNIT |
|------------------|------------------------------------------------|-------------------------|------|
| V <sub>CC</sub>  | Supply voltage                                 | -0.5 to +7.0            | V    |
| V <sub>IN</sub>  | Input voltage                                  | -0.5 to +7.0            | V    |
| I <sub>IN</sub>  | Input current                                  | -30 to +5               | mA   |
| V <sub>OUT</sub> | Voltage applied to output in High output state | –0.5 to V <sub>CC</sub> | V    |
| I <sub>OUT</sub> | Current applied to output in Low output state  | 40                      | mA   |
| T <sub>amb</sub> | Operating free-air temperature range           | 0 to +70                | °C   |
| T <sub>stg</sub> | Storage temperature range                      | -65 to +150             | °C   |

March 3, 1989 5

74F181

#### RECOMMENDED OPERATING CONDITIONS

| SYMBOL           | PARAMETER                            |                                      |     | UNIT |      |    |
|------------------|--------------------------------------|--------------------------------------|-----|------|------|----|
| STIMBUL          | PARAMETER                            | MIN                                  | NOM | MAX  | ONII |    |
| V <sub>CC</sub>  | Supply voltage                       |                                      | 4.5 | 5.0  | 5.5  | V  |
| V <sub>IH</sub>  | High-level input voltage             |                                      | 2.0 |      |      | V  |
| V <sub>IL</sub>  | Low-level input voltage              |                                      |     |      | 0.8  | V  |
| I <sub>IK</sub>  | Input clamp current                  |                                      |     |      | -18  | mA |
| V <sub>OH</sub>  | High level output voltage            | A=B only                             |     |      | 4.5  | V  |
| I <sub>OH</sub>  | High-level output current            | Any output except A=B                |     |      | -1   | mA |
| I <sub>OL</sub>  | Low-level output current             |                                      |     | 20   | mA   |    |
| T <sub>amb</sub> | Operating free-air temperature range | Operating free-air temperature range |     |      | +70  | °C |

#### DC ELECTRICAL CHARACTERISTICS

(Over recommended operating free-air temperature range unless otherwise noted.)

| OVMDOL          | DADAMET                                   | 'ED                           | TF0T 0                                          | TEST CONDITIONS <sup>1</sup>                                                    |                     |     | LIMITS |      |                                       |
|-----------------|-------------------------------------------|-------------------------------|-------------------------------------------------|---------------------------------------------------------------------------------|---------------------|-----|--------|------|---------------------------------------|
| SYMBOL          | PARAMET                                   | EK                            | l lesi c                                        | TEST CONDITIONS.                                                                |                     |     |        | MAX  | UNIT                                  |
| I <sub>OH</sub> | High-level output current                 | A=B only                      | V <sub>CC</sub> = MIN, V <sub>IL</sub> = MA     | $V_{CC} = MIN, V_{IL} = MAX; V_{IH} = MIN, V_{OH} = MAX$                        |                     |     |        | 250  | μΑ                                    |
| V               | High-level output                         | Any output                    | $V_{CC} = MIN,$                                 | 1 MAY                                                                           | ±10%V <sub>CC</sub> | 2.5 |        |      | V                                     |
| V <sub>OH</sub> | voltage                                   | except A=B                    | $V_{IL} = MAX,$<br>$V_{IH} = MIN$               | I <sub>OH</sub> = MAX                                                           | ±5%V <sub>CC</sub>  | 2.7 | 3.4    |      | V                                     |
|                 | I am land a day to the ma                 | •                             | V <sub>CC</sub> = MIN,                          | I MANY                                                                          | ±10%V <sub>CC</sub> |     | 0.30   | 0.50 | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ |
| $V_{OL}$        | Low-level output voltage                  |                               | V <sub>IL</sub> = MAX,<br>V <sub>IH</sub> = MIN | I <sub>OL</sub> = MAX                                                           | ±5%V <sub>CC</sub>  |     | 0.30   | 0.50 | V                                     |
| V <sub>IK</sub> | Input clamp voltage                       |                               | $V_{CC} = MIN, I_I = I_{IK}$                    |                                                                                 |                     |     | -0.73  | -1.2 | V                                     |
| I <sub>I</sub>  | Input current at maximur                  | m input voltage               | $V_{CC} = MAX, V_I = 7.0V$                      |                                                                                 |                     |     |        | 100  | μΑ                                    |
| I <sub>IH</sub> | High-level input current                  |                               | $V_{CC} = MAX, V_I = 2.7V$                      |                                                                                 |                     |     |        | 20   | μΑ                                    |
|                 | М                                         |                               |                                                 |                                                                                 |                     |     |        | -0.6 | mA                                    |
|                 | L Laurel Carried                          | Ā0−Ā3, <u>B</u> 0− <u>B</u> 3 |                                                 |                                                                                 |                     |     |        | -1.8 | mA                                    |
| t <sub>IL</sub> | Low-level input current                   | S0-S3                         | $V_{CC} = MAX, V_I = 0.5V$                      |                                                                                 |                     |     |        | -2.4 | mA                                    |
|                 |                                           | Cn                            | 1                                               |                                                                                 |                     |     |        | -3.0 | mA                                    |
| I <sub>OS</sub> | Short-circuit output current <sup>3</sup> | Any output except A=B         | V <sub>CC</sub> = MAX                           | V <sub>CC</sub> = MAX                                                           |                     |     |        | -150 | mA                                    |
|                 | Complete company (total)                  | Іссн                          | V                                               | S0-S3=M=\overline{A}0-\overline{A}3=4.5V,<br>\overline{B}0-\overline{B}3=Cn=GND |                     |     | 43     | 65   | mA                                    |
| Icc             | Supply current (total)                    | I <sub>CCL</sub>              | V <sub>CC</sub> = MAX                           | S0-S3=M=4.5V,<br>B0-B3=Cn=A0-A3=GND                                             |                     |     | 43     | 65   | mA                                    |

- 1. For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable type.
- All typical values are at V<sub>CC</sub> = 5V, T<sub>amb</sub> = 25°C.
   Not more than one output should be shorted at a time. For testing I<sub>OS</sub>, the use of high-speed test apparatus and/or sample-and-hold techniques are preferable in order to minimize internal heating and more accurately reflect operational values. Otherwise, prolonged shorting of a High output may raise the chip temperature well above normal and thereby cause invalid readings in other parameter tests. In any sequence of parameter tests,  $I_{\mbox{\scriptsize OS}}$  tests should be performed last.

74F181

#### **AC ELECTRICAL CHARACTERISTICS**

|                                      |                                                                            |                 |        |          |                           |                                                                              |             | LIMI         | TS                                                                                                                                                                                                                                 |              |      |
|--------------------------------------|----------------------------------------------------------------------------|-----------------|--------|----------|---------------------------|------------------------------------------------------------------------------|-------------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|------|
| SYMBOL                               | PARAMETER                                                                  | TEST CONDITIONS |        |          |                           | $V_{CC} = +5.0V$ $T_{amb} = +25^{\circ}C$ $C_{L} = 50pF$ $R_{L} = 500\Omega$ |             |              | $\begin{aligned} \text{V}_{\text{CC}} &= +5.0 \text{V} \pm 10\% \\ \text{T}_{\text{amb}} &= 0^{\circ} \text{C to } +70^{\circ} \text{C} \\ \text{C}_{\text{L}} &= 50 \text{pF} \\ \text{R}_{\text{L}} &= 500 \Omega \end{aligned}$ |              | UNIT |
|                                      |                                                                            | Mode            | Table  | Waveform | Condition                 | MIN                                                                          | TYP         | MAX          | MIN                                                                                                                                                                                                                                | MAX          |      |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>Cn to C <sub>n+4</sub>                                | Sum<br>Diff     | 1<br>2 | 1        | M=0V                      | 3.0<br>2.5                                                                   | 5.0<br>5.0  | 8.0<br>8.0   | 3.0<br>2.5                                                                                                                                                                                                                         | 8.5<br>8.5   | ns   |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>An or Bn to C <sub>n+4</sub>                          | Sum             | 1      | 2        | M=S1=S2=0V,<br>S0=S3=4.5V | 5.0<br>5.0                                                                   | 9.0<br>8.0  | 12.0<br>12.0 | 5.0<br>5.0                                                                                                                                                                                                                         | 13.0<br>12.5 | ns   |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>An or Bn to C <sub>n+4</sub>                          | Diff            | 2      | 2        | M=S0=S3=0V,<br>S1=S2=4.5V | 5.0<br>5.0                                                                   | 9.5<br>8.0  | 13.0<br>12.0 | 5.0<br>5.0                                                                                                                                                                                                                         | 14.0<br>12.5 | ns   |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>Cn to Fn                                              | Diff<br>Sum     | 2<br>1 | 1        | M=0V                      | 3.0<br>3.0                                                                   | 5.0<br>5.0  | 8.0<br>8.0   | 3.0<br>2.5                                                                                                                                                                                                                         | 9.0<br>9.0   | ns   |
| t <sub>PLH</sub>                     | Propagation delay<br>An or Bn to G                                         | Sum             | 1      | 1        | M=S1=S2=0V,<br>S0=S3=4.5V | 3.0<br>3.0                                                                   | 5.0<br>5.0  | 7.5<br>7.5   | 2.5<br>2.5                                                                                                                                                                                                                         | 8.0<br>8.0   | ns   |
| t <sub>PLH</sub>                     | Propagation delay<br>An or Bn to G                                         | Diff            | 2      | 2        | M=S0=S3=0V,<br>S1=S2=4.5V | 3.0<br>3.0                                                                   | 4.5<br>5.0  | 8.0<br>8.5   | 2.5<br>2.5                                                                                                                                                                                                                         | 9.0<br>9.5   | ns   |
| t <sub>PLH</sub>                     | Propagation delay<br>An or Bn to P                                         | Sum             | 1      | 2        | M=S1=S2=0V,<br>S0=S3=4.5V | 2.5<br>3.0                                                                   | 4.0<br>4.5  | 7.0<br>7.5   | 2.0<br>2.5                                                                                                                                                                                                                         | 7.5<br>8.0   | ns   |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>An or Bn to P                                         | Diff            | 2      | 1, 2     | M=S0=S3=0V,<br>S1=S2=4.5V | 2.5<br>3.0                                                                   | 4.0<br>5.0  | 7.5<br>8.5   | 2.0<br>2.5                                                                                                                                                                                                                         | 8.0<br>9.0   | ns   |
| t <sub>PLH</sub>                     | Propagation delay $\overline{A}_i$ or $\overline{B}_i$ to $\overline{F}_i$ | Sum             | 1      | 1, 2     | M=S1=S2=0V,<br>S0=S3=4.5V | 3.0<br>3.0                                                                   | 4.5<br>4.5  | 7.5<br>7.5   | 2.5<br>3.0                                                                                                                                                                                                                         | 8.5<br>8.5   | ns   |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay $\overline{A}_i$ or $\overline{B}_i$ to $\overline{F}_i$ | Diff            | 2      | 1, 2     | M=S0=S3=0V,<br>S1=S2=4.5V | 3.0<br>3.0                                                                   | 4.5<br>5.0  | 8.5<br>8.5   | 2.5<br>3.0                                                                                                                                                                                                                         | 9.0<br>9.0   | ns   |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>An or Bn to Fn                                        | Sum             |        | 1, 2     |                           | 3.5<br>3.5                                                                   | 6.0<br>5.5  | 10.0<br>9.5  | 3.0<br>3.0                                                                                                                                                                                                                         | 11.0<br>10.0 | ns   |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>An or Bn to Fn                                        | Diff            |        | 1, 2     |                           | 4.0<br>4.5                                                                   | 6.5<br>7.0  | 10.5<br>10.5 | 3.5<br>4.5                                                                                                                                                                                                                         | 11.0<br>11.0 | ns   |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay $\overline{A}_i$ or $\overline{B}_i$ to $\overline{F}_i$ | Logic           | 3      | 1, 2     | M=4.5V                    | 3.5<br>3.5                                                                   | 5.5<br>5.5  | 9.0<br>10.0  | 3.0<br>3.0                                                                                                                                                                                                                         | 9.5<br>10.5  | ns   |
| t <sub>PLH</sub>                     | Propagation delay<br>An or Bn to A=B                                       | Diff            | 2      | 1, 2     | M=S0=S3=0V,<br>S1=S2=4.5V | 10.0<br>6.0                                                                  | 14.0<br>8.5 | 19.0<br>12.5 | 9.5<br>5.5                                                                                                                                                                                                                         | 20.5<br>12.5 | ns   |

**NOTES:** "An or  $\overline{B}$ n to  $\overline{F}$ n" means any  $\overline{A}$  or any  $\overline{B}$  to any  $\overline{F}$ ; " $\overline{A}_i$  or  $\overline{B}_i$  to  $\overline{F}_i$ " means  $\overline{A}$ 1,  $\overline{B}$ 1 to  $\overline{F}$ 1;  $\overline{A}$ 2,  $\overline{B}$ 2 to  $\overline{F}$ 2 (the identifying number must be the same).

74F181

#### **AC ELECTRICAL CHARACTERISTICS**

|                                      |                                                                     |        |                                                                              |             |             | LIMI                                                                                                                                                                                                                               | TS          |              |    |
|--------------------------------------|---------------------------------------------------------------------|--------|------------------------------------------------------------------------------|-------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------------|----|
| SYMBOL                               | PARAMETER                                                           | TEST C | $V_{CC} = +5.0V$ $T_{amb} = +25^{\circ}C$ $C_{L} = 50pF$ $R_{L} = 500\Omega$ |             |             | $\begin{aligned} \text{V}_{\text{CC}} &= +5.0 \text{V} \pm 10\% \\ \text{T}_{\text{amb}} &= 0^{\circ} \text{C to } +70^{\circ} \text{C} \\ \text{C}_{\text{L}} &= 50 \text{pF} \\ \text{R}_{\text{L}} &= 500 \Omega \end{aligned}$ |             | UNIT         |    |
|                                      |                                                                     | Mode   | Waveform                                                                     | MIN         | TYP         | MAX                                                                                                                                                                                                                                | MIN         | MAX          |    |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>S <sub>i</sub> to F <sub>i</sub> (Inverting)   |        | 1                                                                            | 3.5<br>3.5  | 5.5<br>5.0  | 8.0<br>8.0                                                                                                                                                                                                                         | 3.0<br>3.0  | 9.0<br>9.0   | ns |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay $S_i$ to $\overline{F}_i$ (Non-Inverting)         |        | 2                                                                            | 3.0<br>3.0  | 5.5<br>5.5  | 8.5<br>8.5                                                                                                                                                                                                                         | 3.0<br>3.0  | 9.5<br>9.5   | ns |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>S <sub>i</sub> to A=B (Inverting)              |        | 1                                                                            | 10.5<br>6.0 | 16.5<br>8.0 | 22.5<br>11.0                                                                                                                                                                                                                       | 10.5<br>6.0 | 24.0<br>11.5 | ns |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>S <sub>i</sub> to A=B (Non-Inverting)          |        | 2                                                                            | 10.0<br>5.5 | 15.0<br>8.5 | 19.0<br>12.5                                                                                                                                                                                                                       | 10.0<br>5.0 | 21.0<br>13.5 | ns |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>S <sub>i</sub> to C <sub>n+4</sub> (Inverting) |        | 1                                                                            | 3.5<br>3.0  | 7.0<br>5.5  | 11.0<br>10.0                                                                                                                                                                                                                       | 3.0<br>2.5  | 12.5<br>10.0 | ns |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>S <sub>i</sub> to G (Non-Inverting)            |        | 2                                                                            | 2.5<br>2.5  | 5.0<br>4.0  | 7.5<br>7.5                                                                                                                                                                                                                         | 2.5<br>2.5  | 8.0<br>8.0   | ns |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>S <sub>i</sub> to P (Non-Inverting)            |        | 2                                                                            | 2.5<br>2.5  | 4.0<br>4.5  | 6.5<br>7.0                                                                                                                                                                                                                         | 2.5<br>2.5  | 7.0<br>8.0   | ns |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>M to F <sub>i</sub> (Inverting)                | Sum    | 1                                                                            | 3.5<br>3.5  | 6.0<br>6.0  | 8.5<br>8.5                                                                                                                                                                                                                         | 3.5<br>3.5  | 9.5<br>9.5   | ns |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay M to $F_i$ (Non-Inverting)                        | Sum    | 2                                                                            | 4.5<br>4.0  | 7.0<br>6.0  | 10.0<br>9.5                                                                                                                                                                                                                        | 4.5<br>4.0  | 11.0<br>10.0 | ns |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>M to F <sub>i</sub> (Inverting)                | Diff   | 1                                                                            | 3.5<br>3.5  | 6.0<br>6.0  | 8.5<br>8.5                                                                                                                                                                                                                         | 3.5<br>3.5  | 9.5<br>9.5   | ns |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>M to F <sub>i</sub> (Non-Inverting)            | Diff   | 2                                                                            | 4.0<br>4.0  | 7.0<br>6.0  | 10.0<br>9.5                                                                                                                                                                                                                        | 4.0<br>4.0  | 11.5<br>10.0 | ns |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>M to A=B (Inverting)                           | Sum    | 1                                                                            | 12.0<br>6.5 | 16.0<br>8.0 | 20.0<br>11.0                                                                                                                                                                                                                       | 11.0<br>6.0 | 22.0<br>11.0 | ns |
| t <sub>PLH</sub>                     | Propagation delay<br>M to A=B (Non-Inverting)                       | Sum    | 2                                                                            | 13.0<br>6.5 | 17.0<br>8.0 | 21.0<br>10.5                                                                                                                                                                                                                       | 12.0<br>6.0 | 24.0<br>11.5 | ns |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>M to A=B (Inverting)                           | Diff   | 1                                                                            | 11.5<br>6.0 | 16.0<br>8.0 | 20.0<br>10.5                                                                                                                                                                                                                       | 10.5<br>6.0 | 22.0<br>11.0 | ns |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>M to A=B (Non-Inverting)                       | Diff   | 2                                                                            | 13.0<br>6.0 | 17.0<br>8.0 | 21.5<br>11.0                                                                                                                                                                                                                       | 12.5<br>6.0 | 24.0<br>11.5 | ns |

### **AC WAVEFORMS**

For all waveforms,  $V_M = 1.5V$ .



Waveform 1. Propagation Delay for Non-Inverting Paths



Waveform 2. Propagation Delay for Inverting Paths

March 3, 1989 8

74F181

#### **TEST CIRCUIT AND WAVEFORMS**



#### **DEFINITIONS:**

All other

R<sub>L</sub> = Load resistor;

open

see AC electrical characteristics for value.
Load capacitance includes jig and probe capacitance; see AC electrical characteristics for value.

Termination resistance should be equal to  $Z_{\text{OUT}}$  of pulse generators.  $R_T =$ 

| family | INPUT PULSE REQUIREMENTS |                |           |                |                  |                  |
|--------|--------------------------|----------------|-----------|----------------|------------------|------------------|
|        | amplitude                | V <sub>M</sub> | rep. rate | t <sub>w</sub> | t <sub>TLH</sub> | t <sub>THL</sub> |
| 74F    | 3.0V                     | 1.5V           | 1MHz      | 500ns          | 2.5ns            | 2.5ns            |

SF00195